No internet connection
  1. Home
  2. Papers
  3. Year 1997

Design tradeoffs for the Alpha EV8 conditional branch predictor.

By Karu Sankaralingam @karu
    2023-07-17 16:13:44.131Z2023-07-17 19:03:41.178Z

    Authors: André Seznec, Stephen Felix, Venkata Krishnan, and Yiannakis Sazeides

    This paper presents the Alpha EV8 conditional branch predictor The Alpha EV8 microprocessor project, canceled in June 2001 in a late phase of development, envisioned an aggressive 8-wide issue out-of-order superscalar microarchitecture featuring a very deep pipeline and simultaneous multithreading. Performance of such a processor is highly dependent on the accuracy of its branch predictor and consequently a very large silicon area was devoted to branch prediction on EV8. The Alpha EV8 branch predictor relies on global history and features a total of 352 Kbits.The focus of this paper is on the different trade-offs performed to overcome various implementation constraints for the EV8 branch predictor. One such instance is the pipelining of the predictor on two cycles to facilitate the prediction of up to 16 branches per cycle from any two dynamically successive, 8 instruction fetch blocks. This resulted in the use of three fetch-block old compressed branch history information for accesing the predictor. Implementation constraints also restricted the composition of the index functions for the predictor and forced the usage of only single-ported memory cells.Nevertheless, we show that the Alpha EV8 branch predictor achieves prediction accuracy in the same range as the state-of-the-art academic global history branch predictors that do not consider implementation constraints in great detail.

    Retrospective: https://sites.coecis.cornell.edu/isca50retrospective/files/2023/06/Seznec_2022_Design.pdf
    Original paper: https://dl.acm.org/doi/10.5555/545215.545249

    • 0 replies